| 1 | // RUN: %clang_cc1 -DCHECK -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix CHECK --check-prefix CHECK-64 |
| 2 | // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s |
| 3 | // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix CHECK --check-prefix CHECK-64 |
| 4 | // RUN: %clang_cc1 -DCHECK -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix CHECK --check-prefix CHECK-32 |
| 5 | // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s |
| 6 | // RUN: %clang_cc1 -DCHECK -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix CHECK --check-prefix CHECK-32 |
| 7 | |
| 8 | // RUN: %clang_cc1 -DCHECK -verify -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY0 %s |
| 9 | // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s |
| 10 | // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY0 %s |
| 11 | // RUN: %clang_cc1 -DCHECK -verify -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY0 %s |
| 12 | // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s |
| 13 | // RUN: %clang_cc1 -DCHECK -fopenmp-simd -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY0 %s |
| 14 | // SIMD-ONLY0-NOT: {{__kmpc|__tgt}} |
| 15 | |
| 16 | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix LAMBDA --check-prefix LAMBDA-64 |
| 17 | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s |
| 18 | // RUN: %clang_cc1 -DLAMBDA -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap %s --check-prefix LAMBDA --check-prefix LAMBDA-64 |
| 19 | |
| 20 | // RUN: %clang_cc1 -DLAMBDA -verify -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY1 %s |
| 21 | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s |
| 22 | // RUN: %clang_cc1 -DLAMBDA -fopenmp-simd -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck -allow-deprecated-dag-overlap --check-prefix SIMD-ONLY1 %s |
| 23 | // SIMD-ONLY1-NOT: {{__kmpc|__tgt}} |
| 24 | |
| 25 | // expected-no-diagnostics |
| 26 | #ifndef HEADER |
| 27 | #define HEADER |
| 28 | |
| 29 | struct St { |
| 30 | int a, b; |
| 31 | St() : a(0), b(0) {} |
| 32 | St(const St &st) : a(st.a + st.b), b(0) {} |
| 33 | ~St() {} |
| 34 | }; |
| 35 | |
| 36 | volatile int g = 1212; |
| 37 | volatile int &g1 = g; |
| 38 | |
| 39 | template <class T> |
| 40 | struct S { |
| 41 | T f; |
| 42 | S(T a) : f(a + g) {} |
| 43 | S() : f(g) {} |
| 44 | S(const S &s, St t = St()) : f(s.f + t.a) {} |
| 45 | operator T() { return T(); } |
| 46 | ~S() {} |
| 47 | }; |
| 48 | |
| 49 | // CHECK-DAG: [[S_FLOAT_TY:%.+]] = type { float } |
| 50 | // CHECK-DAG: [[S_INT_TY:%.+]] = type { i{{[0-9]+}} } |
| 51 | // CHECK-DAG: [[ST_TY:%.+]] = type { i{{[0-9]+}}, i{{[0-9]+}} } |
| 52 | |
| 53 | template <typename T> |
| 54 | T tmain() { |
| 55 | S<T> test; |
| 56 | T t_var = T(); |
| 57 | T vec[] = {1, 2}; |
| 58 | S<T> s_arr[] = {1, 2}; |
| 59 | S<T> &var = test; |
| 60 | #pragma omp target teams distribute simd firstprivate(t_var, vec, s_arr, var) |
| 61 | for (int i = 0; i < 2; ++i) { |
| 62 | vec[i] = t_var; |
| 63 | s_arr[i] = var; |
| 64 | } |
| 65 | return T(); |
| 66 | } |
| 67 | |
| 68 | // CHECK-DAG: [[TEST:@.+]] = global [[S_FLOAT_TY]] zeroinitializer, |
| 69 | S<float> test; |
| 70 | // CHECK-DAG: [[T_VAR:@.+]] = global i{{[0-9]+}} 333, |
| 71 | int t_var = 333; |
| 72 | // CHECK-DAG: [[VEC:@.+]] = global [2 x i{{[0-9]+}}] [i{{[0-9]+}} 1, i{{[0-9]+}} 2], |
| 73 | int vec[] = {1, 2}; |
| 74 | // CHECK-DAG: [[S_ARR:@.+]] = global [2 x [[S_FLOAT_TY]]] zeroinitializer, |
| 75 | S<float> s_arr[] = {1, 2}; |
| 76 | // CHECK-DAG: [[VAR:@.+]] = global [[S_FLOAT_TY]] zeroinitializer, |
| 77 | S<float> var(3); |
| 78 | // CHECK-DAG: [[SIVAR:@.+]] = internal global i{{[0-9]+}} 0, |
| 79 | |
| 80 | int main() { |
| 81 | static int sivar; |
| 82 | #ifdef LAMBDA |
| 83 | // LAMBDA: [[G:@.+]] = global i{{[0-9]+}} 1212, |
| 84 | // LAMBDA-LABEL: @main |
| 85 | // LAMBDA: call void [[OUTER_LAMBDA:@.+]]( |
| 86 | [&]() { |
| 87 | // LAMBDA: define{{.*}} internal{{.*}} void [[OUTER_LAMBDA]]( |
| 88 | // LAMBDA: call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 3, i8** %{{[^,]+}}, i8** %{{[^,]+}}, i{{64|32}}* {{.+}}@{{[^,]+}}, i32 0, i32 0), i64* {{.+}}@{{[^,]+}}, i32 0, i32 0), i32 0, i32 0) |
| 89 | // LAMBDA: call void @[[LOFFL1:.+]](i{{64|32}} %{{.+}}) |
| 90 | // LAMBDA: ret |
| 91 | #pragma omp target teams distribute simd firstprivate(g, g1, sivar) |
| 92 | for (int i = 0; i < 2; ++i) { |
| 93 | // LAMBDA: define{{.*}} internal{{.*}} void @[[LOFFL1]](i{{64|32}} {{%.+}}, i{{64|32}} {{%.+}}) |
| 94 | // LAMBDA: {{%.+}} = alloca i{{[0-9]+}}, |
| 95 | // LAMBDA: {{%.+}} = alloca i{{[0-9]+}}, |
| 96 | // LAMBDA: {{%.+}} = alloca i{{[0-9]+}}, |
| 97 | // LAMBDA: [[G_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 98 | // LAMBDA: [[G1_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 99 | // LAMBDA: [[SIVAR_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 100 | // LAMBDA-DAG: [[G_CAST_VAL:%.+]] = load{{.+}} [[G_CAST]], |
| 101 | // LAMBDA-DAG: [[G1_CAST_VAL:%.+]] = load{{.+}} [[G1_CAST]], |
| 102 | // LAMBDA-DAG: [[SIVAR_CAST_VAL:%.+]] = load{{.+}} [[SIVAR_CAST]], |
| 103 | // LAMBDA: call void {{.+}} @__kmpc_fork_teams({{.+}}, i32 3, {{.+}} @[[LOUTL1:.+]] to {{.+}}, {{.+}} [[G_CAST_VAL]], {{.+}} [[G1_CAST_VAL]], {{.+}} [[SIVAR_CAST_VAL]]) |
| 104 | // LAMBDA: ret void |
| 105 | |
| 106 | // LAMBDA: define internal void @[[LOUTL1]]({{.+}}) |
| 107 | // Skip global and bound tid vars |
| 108 | // LAMBDA: {{.+}} = alloca i32*, |
| 109 | // LAMBDA: {{.+}} = alloca i32*, |
| 110 | // LAMBDA: [[G_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 111 | // LAMBDA: [[G1_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 112 | // LAMBDA: [[SIVAR_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 113 | // LAMBDA: [[G1_TMP:%.+]] = alloca i32*, |
| 114 | // skip loop vars |
| 115 | // LAMBDA-DAG: store {{.+}}, {{.+}} [[G_ADDR]], |
| 116 | // LAMBDA-DAG: store {{.+}}, {{.+}} [[G1_ADDR]], |
| 117 | // LAMBDA-DAG: store {{.+}}, {{.+}} [[SIVAR_ADDR]], |
| 118 | // LAMBDA-DAG: [[G_CONV:%.+]] = bitcast {{.+}} [[G_ADDR]] to |
| 119 | // LAMBDA-DAG: [[G1_CONV:%.+]] = bitcast {{.+}} [[G1_ADDR]] to |
| 120 | // LAMBDA-DAG: [[SIVAR_CONV:%.+]] = bitcast {{.+}} [[SIVAR_ADDR]] to |
| 121 | // LAMBDA-DAG: store{{.+}} [[G1_CONV]], {{.+}} [[G1_TMP]], |
| 122 | g = 1; |
| 123 | g1 = 1; |
| 124 | sivar = 2; |
| 125 | // LAMBDA: call void @__kmpc_for_static_init_4( |
| 126 | // LAMBDA-DAG: store{{.+}} 1, {{.+}} [[G_CONV]], |
| 127 | // LAMBDA-DAG: [[G1:%.+]] = load{{.+}}, {{.+}}* [[G1_TMP]] |
| 128 | // LAMBDA-DAG: store{{.+}} 1, {{.+}} [[G1]], |
| 129 | // LAMBDA-DAG: store{{.+}} 2, {{.+}} [[SIVAR_CONV]], |
| 130 | // LAMBDA-DAG: [[G1_REF:%.+]] = load{{.+}}, {{.+}} [[G1_TMP]], |
| 131 | // LAMBDA-DAG: store{{.+}} 1, {{.+}} [[G1_REF]], |
| 132 | // LAMBDA: call void [[INNER_LAMBDA:@.+]]( |
| 133 | // LAMBDA: call void @__kmpc_for_static_fini( |
| 134 | [&]() { |
| 135 | // LAMBDA: define {{.+}} void [[INNER_LAMBDA]](%{{.+}}* [[ARG_PTR:%.+]]) |
| 136 | // LAMBDA: store %{{.+}}* [[ARG_PTR]], %{{.+}}** [[ARG_PTR_REF:%.+]], |
| 137 | g = 2; |
| 138 | g1 = 2; |
| 139 | sivar = 4; |
| 140 | // LAMBDA: [[ARG_PTR:%.+]] = load %{{.+}}*, %{{.+}}** [[ARG_PTR_REF]] |
| 141 | |
| 142 | // LAMBDA: [[G_PTR_REF:%.+]] = getelementptr inbounds %{{.+}}, %{{.+}}* [[ARG_PTR]], i{{[0-9]+}} 0, i{{[0-9]+}} 0 |
| 143 | // LAMBDA: [[G_REF:%.+]] = load i{{[0-9]+}}*, i{{[0-9]+}}** [[G_PTR_REF]] |
| 144 | // LAMBDA: store i{{[0-9]+}} 2, i{{[0-9]+}}* [[G_REF]] |
| 145 | // LAMBDA: [[G1_PTR_REF:%.+]] = getelementptr inbounds %{{.+}}, %{{.+}}* [[ARG_PTR]], i{{[0-9]+}} 0, i{{[0-9]+}} 1 |
| 146 | // LAMBDA: [[G1_REF:%.+]] = load i{{[0-9]+}}*, i{{[0-9]+}}** [[G1_PTR_REF]] |
| 147 | // LAMBDA: store i{{[0-9]+}} 2, i{{[0-9]+}}* [[G1_REF]] |
| 148 | // LAMBDA: [[SIVAR_PTR_REF:%.+]] = getelementptr inbounds %{{.+}}, %{{.+}}* [[ARG_PTR]], i{{[0-9]+}} 0, i{{[0-9]+}} 2 |
| 149 | // LAMBDA: [[SIVAR_REF:%.+]] = load i{{[0-9]+}}*, i{{[0-9]+}}** [[SIVAR_PTR_REF]] |
| 150 | // LAMBDA: store i{{[0-9]+}} 4, i{{[0-9]+}}* [[SIVAR_REF]] |
| 151 | }(); |
| 152 | } |
| 153 | }(); |
| 154 | return 0; |
| 155 | #else |
| 156 | #pragma omp target teams distribute simd firstprivate(t_var, vec, s_arr, var, sivar) |
| 157 | for (int i = 0; i < 2; ++i) { |
| 158 | vec[i] = t_var; |
| 159 | s_arr[i] = var; |
| 160 | sivar += i; |
| 161 | } |
| 162 | return tmain<int>(); |
| 163 | #endif |
| 164 | } |
| 165 | |
| 166 | // CHECK: define {{.*}}i{{[0-9]+}} @main() |
| 167 | // CHECK: call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 5, i8** %{{[^,]+}}, i8** %{{[^,]+}}, i{{64|32}}* {{.+}}@{{[^,]+}}, i32 0, i32 0), i64* {{.+}}@{{[^,]+}}, i32 0, i32 0), i32 0, i32 0) |
| 168 | // CHECK: call void @[[OFFL1:.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}) |
| 169 | // CHECK: {{%.+}} = call{{.*}} i32 @[[TMAIN_INT:.+]]() |
| 170 | // CHECK: ret |
| 171 | |
| 172 | // CHECK: define{{.*}} void @[[OFFL1]]({{.+}}) |
| 173 | // CHECK: [[VEC_PRIV:%.+]] = alloca [2 x i{{[0-9]+}}]*, |
| 174 | // CHECK: [[T_VAR_PRIV:%.+]] = alloca i{{[0-9]+}}, |
| 175 | // CHECK: [[S_ARR_PRIV:%.+]] = alloca [2 x [[S_FLOAT_TY]]]*, |
| 176 | // CHECK: [[VAR_PRIV:%.+]] = alloca [[S_FLOAT_TY]]*, |
| 177 | // CHECK: [[SIVAR_PRIV:%.+]] = alloca i{{[0-9]+}}, |
| 178 | // CHECK: [[T_VAR_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 179 | // CHECK: [[SIVAR_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 180 | |
| 181 | // CHECK-DAG: [[VEC_TE_PAR:%.+]] = load [2 x i{{[0-9]+}}]*, [2 x i{{[0-9]+}}]** [[VEC_PRIV]], |
| 182 | // CHECK-DAG: [[T_VAR_TE_PAR:%.+]] = load i{{[0-9]+}}, i{{[0-9]+}}* [[T_VAR_CAST]], |
| 183 | // CHECK-DAG: [[S_ARR_TE_PAR:%.+]] = load [2 x [[S_FLOAT_TY]]]*, [2 x [[S_FLOAT_TY]]]** [[S_ARR_PRIV]], |
| 184 | // CHECK-DAG: [[VAR_TE_PAR:%.+]] = load [[S_FLOAT_TY]]*, [[S_FLOAT_TY]]** [[VAR_PRIV]], |
| 185 | // CHECK-DAG: [[SIVAR_TE_PAR:%.+]] = load i{{[0-9]+}}, i{{[0-9]+}}* [[SIVAR_CAST]], |
| 186 | |
| 187 | // CHECK: call void {{.+}} @__kmpc_fork_teams({{.+}}, i32 5, {{.+}} @[[OUTL1:.+]] to {{.+}}, [2 x i{{[0-9]+}}]* [[VEC_TE_PAR]], i{{[0-9]+}} [[T_VAR_TE_PAR]], [2 x [[S_FLOAT_TY]]]* [[S_ARR_TE_PAR]], [[S_FLOAT_TY]]* [[VAR_TE_PAR]], i{{[0-9]+}} [[SIVAR_TE_PAR]]) |
| 188 | // CHECK: ret void |
| 189 | |
| 190 | // CHECK: define internal void @[[OUTL1]]({{.+}}) |
| 191 | // Skip global and bound tid vars |
| 192 | // CHECK: {{.+}} = alloca i32*, |
| 193 | // CHECK: {{.+}} = alloca i32*, |
| 194 | // CHECK: [[VEC_ADDR:%.+]] = alloca [2 x i{{[0-9]+}}]*, |
| 195 | // CHECK: [[T_VAR_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 196 | // CHECK: [[S_ARR_ADDR:%.+]] = alloca [2 x [[S_FLOAT_TY]]]*, |
| 197 | // CHECK: [[VAR_ADDR:%.+]] = alloca [[S_FLOAT_TY]]*, |
| 198 | // CHECK: [[SIVAR_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 199 | // Skip temp vars for loop |
| 200 | // CHECK: alloca i{{[0-9]+}}, |
| 201 | // CHECK: alloca i{{[0-9]+}}, |
| 202 | // CHECK: alloca i{{[0-9]+}}, |
| 203 | // CHECK: alloca i{{[0-9]+}}, |
| 204 | // CHECK: alloca i{{[0-9]+}}, |
| 205 | // CHECK: [[VEC_PRIV:%.+]] = alloca [2 x i{{[0-9]+}}], |
| 206 | // CHECK: [[S_ARR_PRIV:%.+]] = alloca [2 x [[S_FLOAT_TY]]], |
| 207 | // CHECK: [[AGG_TMP1:%.+]] = alloca [[ST_TY]], |
| 208 | // CHECK: [[VAR_PRIV:%.+]] = alloca [[S_FLOAT_TY]], |
| 209 | // CHECK: [[AGG_TMP2:%.+]] = alloca [[ST_TY]], |
| 210 | |
| 211 | // param copy |
| 212 | // CHECK: store [2 x i{{[0-9]+}}]* {{.+}}, [2 x i{{[0-9]+}}]** [[VEC_ADDR]], |
| 213 | // CHECK: store i{{[0-9]+}} {{.+}}, i{{[0-9]+}}* [[T_VAR_ADDR]], |
| 214 | // CHECK: store [2 x [[S_FLOAT_TY]]]* {{.+}}, [2 x [[S_FLOAT_TY]]]** [[S_ARR_ADDR]], |
| 215 | // CHECK: store [[S_FLOAT_TY]]* {{.+}}, [[S_FLOAT_TY]]** [[VAR_ADDR]], |
| 216 | // CHECK: store i{{[0-9]+}} {{.+}}, i{{[0-9]+}}* [[SIVAR_ADDR]], |
| 217 | |
| 218 | // T_VAR and SIVAR |
| 219 | // CHECK-64-DAG: [[CONV_TVAR:%.+]] = bitcast i64* [[T_VAR_ADDR]] to i32* |
| 220 | // CHECK-64-DAG: [[CONV_SIVAR:%.+]] = bitcast i64* [[SIVAR_ADDR]] to i32* |
| 221 | |
| 222 | // preparation vars |
| 223 | // CHECK-DAG: [[VEC_ADDR_VAL:%.+]] = load [2 x i{{[0-9]+}}]*, [2 x i{{[0-9]+}}]** [[VEC_ADDR]], |
| 224 | // CHECK-DAG: [[S_ARR_ADDR_REF:%.+]] = load [2 x [[S_FLOAT_TY]]]*, [2 x [[S_FLOAT_TY]]]** [[S_ARR_ADDR]], |
| 225 | // CHECK-DAG: [[VAR_ADDR_REF:%.+]] = load{{.+}} [[VAR_ADDR]], |
| 226 | |
| 227 | // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2 |
| 228 | // CHECK-DAG: [[VEC_DEST_PRIV:%.+]] = bitcast [2 x i{{[0-9]+}}]* [[VEC_PRIV]] to i8* |
| 229 | // CHECK-DAG: [[VEC_SRC:%.+]] = bitcast [2 x i{{[0-9]+}}]* [[VEC_ADDR_VAL]] to i8* |
| 230 | // CHECK: call void @llvm.memcpy.{{.+}}(i8* align {{[0-9]+}} [[VEC_DEST_PRIV]], i8* align {{[0-9]+}} [[VEC_SRC]], {{.+}}) |
| 231 | |
| 232 | // firstprivate(s_arr) |
| 233 | // CHECK-DAG: [[S_ARR_PRIV_BGN:%.+]] = getelementptr{{.*}} [2 x [[S_FLOAT_TY]]], [2 x [[S_FLOAT_TY]]]* [[S_ARR_PRIV]], |
| 234 | // CHECK-DAG: [[S_ARR_ADDR_BGN:%.+]] = bitcast [2 x [[S_FLOAT_TY]]]* [[S_ARR_ADDR_REF]] to |
| 235 | // CHECK-DAG: [[S_ARR_FIN:%.+]] = icmp{{.+}} [[S_ARR_PRIV_BGN]], |
| 236 | // CHECK-DAG: [[S_ARR_SRC_COPY:%.+]] = phi{{.+}} [ [[S_ARR_ADDR_BGN]], {{.+}} ], [ [[S_ARR_SRC:%.+]], {{.+}} ] |
| 237 | // CHECK-DAG: [[S_ARR_DST_COPY:%.+]] = phi{{.+}} [ [[S_ARR_PRIV_BGN]], {{.+}}], [ [[S_ARR_DST:%.+]], {{.+}} ] |
| 238 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP1]]) |
| 239 | // CHECK-DAG: call void @{{.+}}({{.+}} [[S_ARR_DST_COPY]], {{.+}} [[S_ARR_SRC_COPY]], {{.+}} [[AGG_TMP1]]) |
| 240 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP1]]) |
| 241 | // CHECK-DAG: [[S_ARR_DST]] = getelementptr {{.+}} [[S_ARR_DST_COPY]], |
| 242 | // CHECK-DAG: [[S_ARR_SRC]] = getelementptr {{.+}} [[S_ARR_SRC_COPY]], |
| 243 | |
| 244 | // firstprivate(var) |
| 245 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP2]]) |
| 246 | // CHECK-DAG: call void @{{.+}}({{.+}} [[VAR_PRIV]], {{.+}} [[VAR_ADDR_REF]], {{.+}} [[AGG_TMP2]]) |
| 247 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP2]]) |
| 248 | |
| 249 | // CHECK: call void @__kmpc_for_static_init_4( |
| 250 | // CHECK-32-DAG: {{.+}} = {{.+}} [[T_VAR_ADDR]] |
| 251 | // CHECK-64-DAG: {{.+}} = {{.+}} [[CONV_TVAR]] |
| 252 | // CHECK-DAG: {{.+}} = {{.+}} [[VEC_PRIV]] |
| 253 | // CHECK-DAG: {{.+}} = {{.+}} [[S_ARR_PRIV]] |
| 254 | // CHECK-DAG: {{.+}} = {{.+}} [[VAR_PRIV]] |
| 255 | // CHECK-32-DAG: {{.+}} = {{.+}} [[SIVAR_ADDR]] |
| 256 | // CHECK-64-DAG: {{.+}} = {{.+}} [[CONV_SIVAR]] |
| 257 | // CHECK: call void @__kmpc_for_static_fini( |
| 258 | // CHECK: ret void |
| 259 | |
| 260 | // CHECK: define{{.*}} i{{[0-9]+}} @[[TMAIN_INT]]() |
| 261 | // CHECK: call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 4, i8** %{{[^,]+}}, i8** %{{[^,]+}}, i{{64|32}}* {{.+}}@{{[^,]+}}, i32 0, i32 0), i64* {{.+}}@{{[^,]+}}, i32 0, i32 0), i32 0, i32 0) |
| 262 | // CHECK: call void @[[TOFFL1:.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}) |
| 263 | // CHECK: ret |
| 264 | |
| 265 | // CHECK: define {{.*}}void @[[TOFFL1]]({{.+}}) |
| 266 | // CHECK: [[TVEC_PRIV:%.+]] = alloca [2 x i{{[0-9]+}}]*, |
| 267 | // CHECK: [[TT_VAR_PRIV:%.+]] = alloca i{{[0-9]+}}, |
| 268 | // CHECK: [[TS_ARR_PRIV:%.+]] = alloca [2 x [[S_INT_TY]]]*, |
| 269 | // CHECK: [[TVAR_PRIV:%.+]] = alloca [[S_INT_TY]]*, |
| 270 | // CHECK: [[TT_VAR_CAST:%.+]] = alloca i{{[0-9]+}}, |
| 271 | |
| 272 | // CHECK-DAG: [[TVEC_TE_PAR:%.+]] = load [2 x i{{[0-9]+}}]*, [2 x i{{[0-9]+}}]** [[TVEC_PRIV]], |
| 273 | // CHECK-DAG: [[TT_VAR_TE_PAR:%.+]] = load i{{[0-9]+}}, i{{[0-9]+}}* [[TT_VAR_CAST]], |
| 274 | // CHECK-DAG: [[TS_ARR_TE_PAR:%.+]] = load [2 x [[S_INT_TY]]]*, [2 x [[S_INT_TY]]]** [[TS_ARR_PRIV]], |
| 275 | // CHECK-DAG: [[TVAR_TE_PAR:%.+]] = load [[S_INT_TY]]*, [[S_INT_TY]]** [[TVAR_PRIV]], |
| 276 | |
| 277 | // CHECK: call void {{.+}} @__kmpc_fork_teams({{.+}}, i32 4, {{.+}} @[[TOUTL1:.+]] to {{.+}}, [2 x i{{[0-9]+}}]* [[TVEC_TE_PAR]], i{{[0-9]+}} [[TT_VAR_TE_PAR]], [2 x [[S_INT_TY]]]* [[TS_ARR_TE_PAR]], [[S_INT_TY]]* [[TVAR_TE_PAR]]) |
| 278 | // CHECK: ret void |
| 279 | |
| 280 | // CHECK: define internal void @[[TOUTL1]]({{.+}}) |
| 281 | // Skip global and bound tid vars |
| 282 | // CHECK: {{.+}} = alloca i32*, |
| 283 | // CHECK: {{.+}} = alloca i32*, |
| 284 | // CHECK: [[VEC_ADDR:%.+]] = alloca [2 x i{{[0-9]+}}]*, |
| 285 | // CHECK: [[T_VAR_ADDR:%.+]] = alloca i{{[0-9]+}}, |
| 286 | // CHECK: [[S_ARR_ADDR:%.+]] = alloca [2 x [[S_INT_TY]]]*, |
| 287 | // CHECK: [[VAR_ADDR:%.+]] = alloca [[S_INT_TY]]*, |
| 288 | // Skip temp vars for loop |
| 289 | // CHECK: alloca i{{[0-9]+}}, |
| 290 | // CHECK: alloca i{{[0-9]+}}, |
| 291 | // CHECK: alloca i{{[0-9]+}}, |
| 292 | // CHECK: alloca i{{[0-9]+}}, |
| 293 | // CHECK: alloca i{{[0-9]+}}, |
| 294 | // CHECK: [[VEC_PRIV:%.+]] = alloca [2 x i{{[0-9]+}}], |
| 295 | // CHECK: [[S_ARR_PRIV:%.+]] = alloca [2 x [[S_INT_TY]]], |
| 296 | // CHECK: [[AGG_TMP1:%.+]] = alloca [[ST_TY]], |
| 297 | // CHECK: [[VAR_PRIV:%.+]] = alloca [[S_INT_TY]], |
| 298 | // CHECK: [[AGG_TMP2:%.+]] = alloca [[ST_TY]], |
| 299 | // CHECK: [[TMP:%.+]] = alloca [[S_INT_TY]]*, |
| 300 | |
| 301 | // param copy |
| 302 | // CHECK: store [2 x i{{[0-9]+}}]* {{.+}}, [2 x i{{[0-9]+}}]** [[VEC_ADDR]], |
| 303 | // CHECK: store i{{[0-9]+}} {{.+}}, i{{[0-9]+}}* [[T_VAR_ADDR]], |
| 304 | // CHECK: store [2 x [[S_INT_TY]]]* {{.+}}, [2 x [[S_INT_TY]]]** [[S_ARR_ADDR]], |
| 305 | // CHECK: store [[S_INT_TY]]* {{.+}}, [[S_INT_TY]]** [[VAR_ADDR]], |
| 306 | |
| 307 | |
| 308 | // T_VAR and preparation variables |
| 309 | // CHECK: [[VEC_ADDR_VAL:%.+]] = load [2 x i{{[0-9]+}}]*, [2 x i{{[0-9]+}}]** [[VEC_ADDR]], |
| 310 | // CHECK-64: [[CONV_TVAR:%.+]] = bitcast i64* [[T_VAR_ADDR]] to i32* |
| 311 | // CHECK: [[S_ARR_ADDR_REF:%.+]] = load [2 x [[S_INT_TY]]]*, [2 x [[S_INT_TY]]]** [[S_ARR_ADDR]], |
| 312 | |
| 313 | // firstprivate vec(vec): copy from *_addr into priv1 and then from priv1 into priv2 |
| 314 | // CHECK-DAG: [[VEC_DEST_PRIV:%.+]] = bitcast [2 x i{{[0-9]+}}]* [[VEC_PRIV]] to i8* |
| 315 | // CHECK-DAG: [[VEC_SRC:%.+]] = bitcast [2 x i{{[0-9]+}}]* [[VEC_ADDR_VAL]] to i8* |
| 316 | // CHECK: call void @llvm.memcpy.{{.+}}(i8* align {{[0-9]+}} [[VEC_DEST_PRIV]], i8* align {{[0-9]+}} [[VEC_SRC]], {{.+}}) |
| 317 | |
| 318 | // firstprivate(s_arr) |
| 319 | // CHECK-DAG: [[S_ARR_PRIV_BGN:%.+]] = getelementptr{{.*}} [2 x [[S_INT_TY]]], [2 x [[S_INT_TY]]]* [[S_ARR_PRIV]], |
| 320 | // CHECK-DAG: [[S_ARR_ADDR_BGN:%.+]] = bitcast [2 x [[S_INT_TY]]]* [[S_ARR_ADDR_REF]] to |
| 321 | // CHECK-DAG: [[S_ARR_FIN:%.+]] = icmp{{.+}} [[S_ARR_PRIV_BGN]], |
| 322 | // CHECK-DAG: [[S_ARR_SRC_COPY:%.+]] = phi{{.+}} [ [[S_ARR_ADDR_BGN]], {{.+}} ], [ [[S_ARR_SRC:%.+]], {{.+}} ] |
| 323 | // CHECK-DAG: [[S_ARR_DST_COPY:%.+]] = phi{{.+}} [ [[S_ARR_PRIV_BGN]], {{.+}} ], [ [[S_ARR_DST:%.+]], {{.+}} ] |
| 324 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP1]]) |
| 325 | // CHECK-DAG: call void @{{.+}}({{.+}} [[S_ARR_DST_COPY]], {{.+}} [[S_ARR_SRC_COPY]], {{.+}} [[AGG_TMP1]]) |
| 326 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP1]]) |
| 327 | // CHECK-DAG: [[S_ARR_DST]] = getelementptr {{.+}} [[S_ARR_DST_COPY]], |
| 328 | // CHECK-DAG: [[S_ARR_SRC]] = getelementptr {{.+}} [[S_ARR_SRC_COPY]], |
| 329 | |
| 330 | // firstprivate(var) |
| 331 | // CHECK-DAG: [[VAR_ADDR_REF:%.+]] = load{{.+}} [[VAR_ADDR]], |
| 332 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP2]]) |
| 333 | // CHECK-DAG: call void @{{.+}}({{.+}} [[VAR_PRIV]], {{.+}} [[VAR_ADDR_REF]], {{.+}} [[AGG_TMP2]]) |
| 334 | // CHECK-DAG: call void @{{.+}}({{.+}} [[AGG_TMP2]]) |
| 335 | // CHECK-DAG: store [[S_INT_TY]]* [[VAR_PRIV]], [[S_INT_TY]]** [[TMP]], |
| 336 | |
| 337 | // CHECK: call void @__kmpc_for_static_init_4( |
| 338 | // CHECK-32-DAG: {{.+}} = {{.+}} [[T_VAR_ADDR]] |
| 339 | // CHECK-64-DAG: {{.+}} = {{.+}} [[CONV_TVAR]] |
| 340 | // CHECK-DAG: {{.+}} = {{.+}} [[VEC_PRIV]] |
| 341 | // CHECK-DAG: {{.+}} = {{.+}} [[TMP]] |
| 342 | // CHECK-DAG: {{.+}} = {{.+}} [[S_ARR_PRIV]] |
| 343 | // CHECK: call void @__kmpc_for_static_fini( |
| 344 | // CHECK: ret void |
| 345 | |
| 346 | #endif |
| 347 | |